## Preliminary Technical Data

## FEATURES

Single-channel, 1024-position resolution $20 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ nominal resistance Calibrated 1\% Nominal Resistor Tolerance Rheostat mode temperature coefficient: $35 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Voltage divider temperature coefficient: $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ +21 V to +30V single-supply operation $\pm 10.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ dual-supply operation SPI ${ }^{\circledR}$ compatible serial interface<br>Wiper setting readback

## APPLICATIONS

Mechanical potentiometer replacement Instrumentation: gain, offset adjustment Programmable voltage to current conversion Programmable filters, delays, time constants
Programmable power supply
Low resolution DAC replacement

## Sensor calibration

## GENERAL DESCRIPTION

The AD5293 is a single-channel, 1,024-position digital potentiometer ${ }^{1}$ with less than $1 \%$ end-to-end Resistor Tolerance error. The AD5293 performs the same electronic adjustment function as a mechanical potentiometer with enhanced resolution, solid state reliability, and superior low temperature coefficient performance. This device is capable of operating at high-voltages; supporting both dual supply $\pm 10.5$ to $\pm 15 \mathrm{~V}$ and single supply operation +21 V to +30 V .

The AD5293 offers guaranteed industry leading low resistor tolerance errors of $\pm 1 \%$ with a nominal temperature coefficient of $35 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The low resistor tolerance feature simplifies open-loop applications as well as precision calibration and tolerance matching applications.

FUNCTIONAL BLOCK DIAGRAM


Figure 1. 14ld TSSOP

The AD5293 is available in a compact 14ld TSSOP package. The part is guaranteed to operate over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.
${ }^{1}$ The terms digital potentiometer and RDAC are used interchangeably.

## TABLE OF CONTENTS

## REVISION HISTORY

Revision: Preliminary Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS - 20K $\Omega$ VERSION

$\mathrm{V}_{\mathrm{DD}}=21 \mathrm{~V}$ to $30 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=10.5 \mathrm{~V}$ to $16.5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=-10.5 \mathrm{~V}$ to $-16.5 \mathrm{~V} ; \mathrm{V}_{\text {LOGIC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\text {SS }},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+105^{\circ} \mathrm{C}$, unless otherwise noted.

Table 1.


| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Dissipation ${ }^{8}$ | PDISS | $\mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | TBD | TBD | $\mu \mathrm{W}$ |
| Power Supply Rejection Ratio ${ }^{6}$ | PSSR | $\Delta \mathrm{V}_{\mathrm{DD}} / \Delta \mathrm{V}_{\text {SS }}= \pm 15 \mathrm{~V} \pm 10 \%$ |  | 0.0006 | 0.002 | \%/\% |
| DYNAMIC CHARACTERISTICS6,9 |  |  |  |  |  |  |
| Bandwidth | BW | -3 dB |  | TBD |  | kHz |
| Total Harmonic Distortion | THD ${ }_{\text {w }}$ | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$ |  |  |  |  |
|  |  | $\mathrm{R}_{A B}=20 \mathrm{k} \Omega$ |  | -90 |  | dB |
|  |  | $\mathrm{R}_{A B}=50 \mathrm{k} \Omega$ |  | -99 |  |  |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | -99 |  |  |
| Vw Settling Time | ts | $\begin{aligned} & \mathrm{V}_{\mathrm{A}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \\ & \pm 1 \mathrm{LSB} \text { error band, } \end{aligned}$ |  |  |  |  |
|  |  | $\mathrm{R}_{\text {AB }}=20 \mathrm{k} \Omega$ |  | 1 |  | $\mu \mathrm{s}$ |
|  |  | $\mathrm{R}_{\text {AB }}=50 \mathrm{k} \Omega$ |  | 2.5 |  |  |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 5 |  |  |
| Resistor Noise Density | en_wb | $\mathrm{R}_{\text {WB }}=5 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, |  | TBD |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |

${ }^{1}$ Typicals represent average readings at $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V}$ and $\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions.
${ }^{3} \pm 1 \%$ resistor tolerance code range; $\mathrm{R}_{\mathrm{AB}}=20 \mathrm{~K} \Omega$ : 250 to 1,023 for $\left|\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}\right|=26 \mathrm{~V}$ to 30 V and 383 to 1,023 for $\left|\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}\right|=21 \mathrm{~V}$ to 26 V
${ }^{4} \mathrm{INL}$ and DNL are measured at $\mathrm{V}_{w}$ with the RDAC configured as a potentiometer divider similar to a voltage output $\mathrm{DAC}^{2} \mathrm{~V}_{A}=\mathrm{V}_{D D}$ and $\mathrm{V}_{B}=0 \mathrm{~V}$. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{5}$ Resistor Terminals A, B, and W have no limitations on polarity with respect to each other. Dual-supply operation enables ground-referenced bipolar signal adjustment.
${ }^{6}$ Guaranteed by design and not subject to production test.
${ }^{7}$ Different from operating current; supply current for fuse read lasts approximately TBD $\mu \mathrm{s}$..
${ }^{8} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\left.\mathrm{I}_{\text {DD }} \times \mathrm{V}_{\text {DD }}\right)+\left(\mathrm{I}_{\text {SS }} \times \mathrm{V}_{\text {SS }}\right)+\left(\mathrm{l}_{\text {LOGIC }} \times \mathrm{V}_{\text {LOGIC }}\right)$.
${ }^{9}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V}$ and $\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V}$.

## ELECTRICAL CHARACTERISTICS - 50K $\Omega$ AND 100K $\Omega$ VERSIONS

$\mathrm{V}_{\text {DD }}=21 \mathrm{~V}$ to $30 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V} ; \mathrm{V}_{\text {DD }}=10.5 \mathrm{~V}$ to $16.5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=-10.5 \mathrm{~V}$ to -16.5 V ; $\mathrm{V}_{\text {LOGIC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\text {SS }},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+105^{\circ} \mathrm{C}$, unless otherwise noted.

Table 2.

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Conditions \& Min \& Typ \({ }^{1}\) \& Max \& Unit \\
\hline \begin{tabular}{l}
DC CHARACTERISTICS— RHEOSTAT M \\
Resolution \\
Resistor Differential Nonlinearity \({ }^{2}\) \\
Resistor Integral Nonlinearity \({ }^{2}\) \\
Nominal Resistor Tolerance \({ }^{3}\) Resistance Temperature Coefficient Wiper Resistance
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{E} \\
\& \mathrm{~N} \\
\& \mathrm{R}-\mathrm{DNL} \\
\& \mathrm{R}-\mathrm{INL} \\
\& \Delta \mathrm{R}_{A B} / R_{A B} \\
\& \left(\Delta \mathrm{R}_{A B} / \mathrm{R}_{A B}\right) / \Delta \mathrm{T} \times 10^{6} \\
\& \mathrm{R}_{w}
\end{aligned}
\] \& Rwb \& \[
\begin{aligned}
\& 10 \\
\& -1 \\
\& -1 \\
\& -1
\end{aligned}
\] \& \[
\begin{aligned}
\& 0.5 \\
\& 35 \\
\& \text { TBD }
\end{aligned}
\] \& \[
\begin{aligned}
\& +1 \\
\& +1 \\
\& +1 \\
\& \text { TBD }
\end{aligned}
\] \& \[
\begin{aligned}
\& \text { Bits } \\
\& \text { LSB } \\
\& \text { LSB } \\
\& \% \\
\& \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\
\& \Omega \\
\& \hline
\end{aligned}
\] \\
\hline \begin{tabular}{l}
DC CHARACTERISTICS— POTENTION \\
Resolution \\
Differential Nonlinearity \({ }^{4}\) \\
Integral Nonlinearity \({ }^{4}\) \\
Voltage Divider Temperature Coefficient \\
Full-Scale Error \\
Zero-Scale Error
\end{tabular} \& \begin{tabular}{l}
DIVIDER MODE \\
N \\
DNL \\
INL \\
\(\left(\Delta \mathrm{V}_{\mathrm{w}} / \mathrm{V}_{\mathrm{w}}\right) / \Delta \mathrm{T} \times 10^{6}\) \\
\(V_{\text {wfse }}\) \\
\(V_{\text {wZSE }}\)
\end{tabular} \& \begin{tabular}{l}
Code \(=\) half-scale \\
Code = full scale \\
Code \(=\) zero scale
\end{tabular} \& \[
\begin{aligned}
\& 10 \\
\& -1 \\
\& -1 \\
\& -6 \\
\& 0
\end{aligned}
\] \& 5 \& \[
\begin{aligned}
\& +1 \\
\& +1 \\
\& 0 \\
\& \text { TBD }
\end{aligned}
\] \& \begin{tabular}{l}
Bits \\
LSB \\
LSB \\
ppm \(/{ }^{\circ} \mathrm{C}\) \\
LSB \\
LSB
\end{tabular} \\
\hline \begin{tabular}{l}
RESISTOR TERMINALS \\
Terminal Voltage Range \({ }^{5}\) \\
Capacitance \({ }^{6}\) A, B \\
Capacitance \({ }^{6}\) W \\
Common-Mode Leakage Current \({ }^{6}\)
\end{tabular} \& \begin{tabular}{l}
\(V_{A, B, W}\) \\
\(C_{A, B}\) \\
\(C_{w}\) \\
Icm
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{f}=1 \mathrm{MHz}\), measured to GND, \\
Code = half-scale \\
\(f=1 \mathrm{MHz}\), measured to GND, \\
Code \(=\) half-scale
\[
\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{W}}
\]
\end{tabular} \& Vss \& \[
\begin{aligned}
\& 50 \\
\& 40 \\
\& 0.001
\end{aligned}
\] \& V \({ }_{\text {DD }}\)

50 \& V pF pF nA <br>

\hline DIGITAL INPUTS Input Logic High Input Logic Low Input Current Input Capacitance ${ }^{6}$ \& \[
$$
\begin{aligned}
& \mathrm{V}_{\mathrm{H}} \\
& \mathrm{~V}_{\mathrm{H}} \\
& \mathrm{~V}_{\mathrm{IL}} \\
& \mathrm{I}_{\mathrm{LL}} \\
& \mathrm{C}_{\mathrm{IL}}
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{V}_{\text {LoGIC }}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\
& \mathrm{~V}_{\text {Logic }}=2.7 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \\
& \mathrm{~V}_{\text {LoGic }}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\
& \mathrm{~V}_{\text {IN }}=0 \mathrm{~V} \text { or } \mathrm{V}_{\text {LoGic }}
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \hline \text { JEDEC } \\
& 2.0 \\
& 1.8
\end{aligned}
$$

\] \& | mpliant |
| :--- |
| 5 | \& \[

$$
\begin{aligned}
& 0.8 \\
& \pm 1
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mu \mathrm{~A} \\
& \mathrm{pF}
\end{aligned}
$$
\] <br>

\hline | DIGITAL OUTPUTS(SDO and RDY) |
| :--- |
| Output High Voltage |
| Output Low Voltage |
| Three state Leakage Current Output Capacitance ${ }^{6}$ | \& | Vон |
| :--- |
| VoL |
| CoL | \& | RPuLL_UP $=2.2 \mathrm{k} \Omega$ to $\mathrm{V}_{\text {LoGic }}$ |
| :--- |
| RPuL__UP $=2.2 \mathrm{k} \Omega$ to $\mathrm{V}_{\text {LOGIC }}$ | \& | V Logic |
| :--- |
| 0.4 |
| -1 | \& \[

5

\] \& \[

$$
\begin{gathered}
\text { Gnd } \\
+0.4 \mathrm{~V} \\
1
\end{gathered}
$$
\] \&  <br>

\hline | POWER SUPPLIES |
| :--- |
| Single-Supply Power Range Dual-Supply Power Range Positive Supply Current Negative Supply Current Logic Supply Range Logic Supply Current |
| OTP Read Current ${ }^{6,7}$ |
| Power Dissipation ${ }^{8}$ Power Supply Rejection Ratio ${ }^{6}$ | \& | $V_{D D}$ |
| :--- |
| $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}$ |
| IDD |
| Iss |
| V logic |
| ILogic |
| ILogic |
| Llogic_fuse_read |
| PDISS |
| PSSR | \& \[

$$
\begin{aligned}
& V_{S S}=0 \mathrm{~V} \\
& \mathrm{~V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 16.5 \mathrm{~V} \\
& \mathrm{~V}_{\mathrm{DD}} / V_{\mathrm{SS}}= \pm 16.5 \mathrm{~V} \\
& \\
& \mathrm{~V}_{\text {LOGIC }}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND} \\
& \mathrm{~V}_{\text {LOGIC }}=3 \mathrm{~V} ; \mathrm{V}_{\mathrm{IH}}=3 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND} \\
& \mathrm{~V}_{\mathrm{IH}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND} \\
& \mathrm{~V}_{\mathrm{HH}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND} \\
& \Delta \mathrm{~V}_{\mathrm{DD}} / \Delta \mathrm{V}_{\mathrm{SS}}= \pm 15 \mathrm{~V} \pm 10 \%
\end{aligned}
$$

\] \& | 21 |
| :--- |
| $\pm 10.5$ |
| 2.7 | \& TBD

TBD
TBD
TBD
TBD
TBD

0.0006 \& \[
$$
\begin{aligned}
& 30 \\
& \pm 16.5 \\
& \text { TBD } \\
& \text { TBD } \\
& 5.5 \\
& \text { TBD } \\
& \text { TBD } \\
& \\
& \text { TBD } \\
& 0.002
\end{aligned}
$$

\] \& | V |
| :--- |
| $\mu \mathrm{A}$ |
| $\mu \mathrm{A}$ |
| V |
| $\mu \mathrm{A}$ |
| $\mu \mathrm{A}$ |
| mA |
| $\mu \mathrm{W}$ |
| \%/\% | <br>

\hline
\end{tabular}

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{6,9}$ |  |  |  |  |  |  |
| Bandwidth | BW | -3 dB |  | TBD |  | kHz |
| Total Harmonic Distortion | THD w | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$ |  |  |  |  |
|  |  | $\mathrm{R}_{A B}=20 \mathrm{k} \Omega$ |  | -90 |  | dB |
|  |  | $\mathrm{R}_{A B}=50 \mathrm{k} \Omega$ |  | -99 |  |  |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | -99 |  |  |
| V ${ }_{\text {w }}$ Settling Time | $\mathrm{ts}^{\text {s}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{A}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \\ & \pm 1 \mathrm{LSB} \text { error band, } \end{aligned}$ |  |  |  |  |
|  |  | $\mathrm{R}_{\mathrm{AB}}=20 \mathrm{k} \Omega$ |  | 1 |  | $\mu \mathrm{s}$ |
|  |  | $\mathrm{R}_{\mathrm{AB}}=50 \mathrm{k} \Omega$ |  | 2.5 |  |  |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 5 |  |  |
| Resistor Noise Density | en_wb | $\mathrm{RwB}^{\text {a }}=5 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, |  | TBD |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |

${ }^{1}$ Typicals represent average readings at $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}, \mathrm{~V}_{S S}=-15 \mathrm{~V}$ and $\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions.
${ }^{3} \pm 1 \%$ resistor tolerance code range; $R_{A B}=50 \mathrm{~K} \Omega: 128$ to 1,023 for $\left|V_{D D}-V_{S S}\right|=26 \mathrm{~V}$ to 30 V and 172 to 1,023 for $\left|V_{D D}-V_{S S}\right|=21 \mathrm{~V}$ to $26 \mathrm{~V} ; \mathrm{R}_{A B}=100 \mathrm{~K} \Omega: 83$ to 1,023 for $\mid$ $\mathrm{V}_{D D}-\mathrm{V}_{S S} \mid=26 \mathrm{~V}$ to 30 V and 105 to 1,023 for $\left|\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}\right|=21 \mathrm{~V}$ to 26 V ;
${ }^{4}$ INL and DNL are measured at $V_{w}$ with the RDAC configured as a potentiometer divider similar to a voltage output $D A C . V_{A}=V_{D D}$ and $V_{B}=0 V$. DNL specification limits of $\pm 1 \mathrm{LSB}$ maximum are guaranteed monotonic operating conditions.
${ }^{5}$ Resistor Terminals A, B, and W have no limitations on polarity with respect to each other. Dual-supply operation enables ground-referenced bipolar signal adjustment. ${ }^{6}$ Guaranteed by design and not subject to production test.
${ }^{7}$ Different from operating current; supply current for fuse read lasts approximately TBD $\mu \mathrm{s}$..
${ }^{8} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\left.\mathrm{I}_{\text {DD }} \times \mathrm{V}_{\text {DD }}\right)+\left(\mathrm{I}_{S S} \times \mathrm{V}_{S S}\right)+\left(\mathrm{I}_{\text {LOGIC }} \times \mathrm{V}_{\text {LOGIC }}\right)$.
${ }^{9}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V}, \mathrm{~V}_{S S}=-15 \mathrm{~V}$ and $\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V}$.

## INTERFACE TIMING SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=2.7 \mathrm{~V}$ to 5.5 V , and $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+105^{\circ} \mathrm{C}$. All specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 3.

| Parameter | Unit ${ }^{1}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}{ }^{2}$ | 20 | ns min | SCLK cycle time |
| $\mathrm{t}_{2}$ | 10 | $n \mathrm{n}$ min | SCLK high time |
| $\mathrm{t}_{3}$ | 10 | ns min | SCLK low time |
| $\mathrm{t}_{4}$ | 15 | ns min | $\overline{\text { SYNC }}$ to SCLK falling edge setup time |
| $\mathrm{t}_{5}$ | 5 | $n \mathrm{n}$ min | Data setup time |
| $\mathrm{t}_{6}$ | 5 | $n \mathrm{n}$ min | Data hold time |
| $\mathrm{t}_{7}$ | 0 | ns min | SCLK falling edge to $\overline{\text { SYNC }}$ rising edge |
| $\mathrm{t}_{8}$ | TBD | $\mu \mathrm{s}$ min | Minimum $\overline{\text { SYNC }}$ high time |
| $\mathrm{t}_{9}$ | 13 | ns min | $\overline{\text { SYNC }}$ rising edge to next SCLK fall ignore |
| $\mathrm{t}_{10}{ }^{3}$ | TBD | ns min | RDY rise to $\overline{\text { SYNC }}$ falling edge |
| $\mathrm{t}_{11}{ }^{3}$ | TBD | ns min | $\overline{\text { SYNC }}$ rise to RDY fall time |
| $\mathrm{t}_{12}{ }^{3}$ | TBD | ns min | RDY Low Time - RDAC Register write command execute time |
| $\mathrm{t}_{13}{ }^{3}$ | TBD | ns min | RDY Low Time - RDAC Register read command execute time |
| $\mathrm{t}_{14}{ }^{3}$ | 125 | ns max | SCLK rising edge to SDO valid |
| $\mathrm{t}_{15}{ }^{3}$ | TBD(40) | ns min | SCLK to SDO Data hold time |
| $\mathrm{t}_{\text {OTP }}$ | TBD | $\mu \mathrm{s}$ max | Power-on OTP restore time |

[^0]

Figure 2. AD5293 Input Register Content

## TIMING DIAGRAMS



Figure 3. Write Timing Diagram


Figure 4. Read Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 4.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3 V, +35 V |
| $V_{\text {ss }}$ to GND | $+0.3 \mathrm{~V},-16.5 \mathrm{~V}$ |
| V Logic to GND | -0.3 V to +7 V |
| $V_{\text {DD }}$ to $V_{\text {Ss }}$ | 35 V |
| $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$ to GND | $\mathrm{V}_{5 S}-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| $I_{A}, I_{B}, I_{\text {l }}$ |  |
| Pulsed ${ }^{1}$ | $\pm$ TBD mA |
| Continuous |  |
| $20 \mathrm{~K} \Omega$ End-to-End resistance | $\pm 3 \mathrm{~mA}$ |
| $50 \mathrm{~K} \Omega$ and $100 \mathrm{~K} \Omega$ End-to-End resistance | $\pm 2 \mathrm{~mA}$ |
| Digital Input and Output Voltage to GND | -0.3 V to $\mathrm{V}_{\text {Logic }}+0.3 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature ( $\mathrm{T}, \mathrm{max}$ ) $^{\text {mater }}$ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Reflow Soldering |  |
| Peak Temperature | $260^{\circ} \mathrm{C}$ |
| Time at peak temperature | 20 sec to 40 sec |
| Thermal Resistance Junction-to-Ambient ${ }^{2}$ $\theta_{\mathrm{JA}, \mathrm{TSSOP}}-14$ | $93^{\circ} \mathrm{C} / \mathrm{W}$ |
| ```Thermal Resistance Junction-to-Case }\mp@subsup{}{}{3}\mp@subsup{\|}{\jmath}{ TSSOP-14``` | $20^{\circ} \mathrm{C} / \mathrm{W}$ |
| Package Power Dissipation | $\left(T_{J} \max -\mathrm{T}_{\mathrm{A}}\right) / \theta_{\text {JA }}$ |

${ }^{1}$ Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance.
${ }^{2}$ Thermal Resistance (JEDEC 4 layer(2S2P) board)

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. 14-pin TSSOP Pin Configuration
Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\overline{\text { RESET }}$ | Hardware reset pin. Sets the RDAC register to midscale. $\overline{\text { RESET }}$ is activated at the logic high transition. Tie $\overline{\text { RESET }}$ to $V_{\text {Logic }}$ if not used. |
| 2 | Vss | Negative Supply. Connect to 0 V for single-supply applications. This pin should be decoupled with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| 3 | A | Terminal $A$ of RDAC. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{A}} \leq \mathrm{V}_{\mathrm{DD}}$ |
| 4 | W | Wiper terminal of RDAC. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{W}} \leq \mathrm{V}_{\mathrm{DD}}$ |
| 5 | B | Terminal B of RDAC. $\mathrm{V}_{S S} \leq \mathrm{V}_{B} \leq \mathrm{V}_{\mathrm{DD}}$ |
| 6 | $V_{\text {DD }}$ | Positive Power Supply. This pin should be decoupled with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| 7 | EXT_CAP | Connect a $1 \mu \mathrm{~F}$ capacitor to EXT_CAP. |
| 8 | $V_{\text {LoGic }}$ | Logic Power Supply; 2.7 V to 5.5 V . This pin should be decoupled with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| 9 | GND | Ground Pin, Logic Ground Reference. |
| 10 | DIN | Serial Data Input. This part has a 16-bit shift register. Data is clocked into the register on the falling edge of the serial clock input. |
| 11 | SCLK | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates up to 50 MHz . |
| 12 | $\overline{\text { SYNC }}$ | Falling edge Synchronisation signal. <br> This is the frame synchronization signal for the input data. When $\overline{\text { SYNC }}$ goes low, it enables the input shift register and data is transferred in on the falling edges of the following clocks. The selected DAC register is updated on the rising edge of $\overline{\text { SYNC }}$ following the $16^{\text {th }}$ clock cycle. If $\overline{\text { SYNC }}$ is taken high before the $16^{\text {th }}$ clock cycle the rising edge of $\overline{\text { SYNC }}$ acts as an interrupt, and the write sequence is ignored by the DAC. |
| 13 | SDO | Serial Data Output. Open Drain Output requires external pull-up resistor. SDO can be used to clock data from the serial register in daisy chain or readback mode. |
| 14 | RDY | Ready pin. Active-high open-drain output. Identifies the completion of a write or read operation to/from the RDAC Register or read operation from memory Memory. |

## THEORY OF OPERATION

The AD5293 digital potentiometer is designed to operate as a true variable resistor for analog signals that remain within the terminal voltage range of $\mathrm{V}_{\text {SS }}<\mathrm{V}_{\text {TERM }}<\mathrm{V}_{\text {DD }}$. The digital potentiometer wiper position is determined by the RDAC register contents. The RDAC register acts as a scratchpad register, allowing as many value changes as necessary to place the potentiometer wiper in the correct position. The RDAC register can be programmed with any position setting using the standard SPI serial interface by loading the 16-bit data-word.

The AD5293 also features a patented $1 \%$ end-to-end resistor tolerance. This simplifies precision, rheostat mode, and openloop applications where knowledge of absolute resistance is critical.

## RDAC REGISTER

The RDAC register directly controls the position of the digital potentiometer wiper. For example, when the RDAC register is loaded with all zeros, the wiper is connected to Terminal B of the variable resistor. The RDAC register is a standard logic register; there is no restriction on the number of changes allowed. The RDY pin can be used to monitor the completion of a write to or read from the RDAC register. Prior to 20-TP activation, the AD5293 presets to mid-scale on power-up.

## WRITE PROTECTION

On power-up, the serial data input register write command for the RDAC register is disabled. The RDAC write protect bit, C1 of the control register (Table 8), is set to 0 by default. This disables any change of the RDAC register content regardless of the software commands, except that the RDAC register can be refreshed to midscale using the software reset command (command \#3) or through hardware by the $\overline{\text { RESET }}$ pin. To enable programming of the variable resistor wiper position (programming the RDAC register) the write protect bit C 1 of the control register must first be programmed. This is accomplished by loading the serial data input register with Command \#4 (Table 7).

## BASIC OPERATION

The basic mode of setting the variable resistor wiper position (programming the RDAC register) is accomplished by loading the serial data input register with Command \#1 (Table 7) and the desired wiper position data. The $\overline{\mathrm{RDY}}$ pin can be used to monitor the completion of this RDAC register write command. (Command \#2, Table 7) can be used to readback the contents of the RDAC register. After issuing the readback command the $\overline{\mathrm{RDY}}$ pin can be monitored to indicate when the data is available to be read out on SDO in the next SPI operation. Instead of monitoring the $\overline{\mathrm{RDY}}$ pin, a minimum delay(Table 3) can be implemented when executing a write or read command. Table 6, provides an example listing of a sequence of serial data
input (DIN) words with the serial data output appearing at the SDO pin in hexadecimal format for an RDAC write and read.

Table 6. RDAC Register Write and Read

| DIN | SDO | Action |
| :--- | :--- | :--- |
| 0x1802 | 0xXXXX | Enable update of wiper position |
| 0x0600 | $0 \times 1803$ | Write 0x100 to the RDAC register, <br> Wiper moves to $1 / 4$ <br> pullscale <br> position. |
| 0x0800 | 0x0600 | Prepare data read from RDAC <br> Register |
| 0x0000 | 0x0100 | NOP instruction 0 sends 16-bit <br> word out of SDO, where last 10- <br> bits contain the contents of the <br> RDACl Register. |

## POWER-DOWN MODE

The AD5293 can be powered down by executing the software powerdown command, command 6 (Table 7), and setting the LSB to 1 . This feature reduces the power supply current to (TBD) $\mu \mathrm{A}$ and places the RDAC in a zero-power-consumption state where Terminal Ax is open-circuited and the Wiper Wx is connected to Terminal Bx.

## RESET

A low to high transition of the hardware $\overline{\text { RESET }}$ pin loads the RDAC Register with midscale. The AD5293 can also be reset through software by executing command 3(Table 7).

## SERIAL DATA INTERFACE

The AD5293 contains a serial interface ( $\overline{\text { SYNC }}$, SCLK, DIN and SDO), which is compatible with SPI interface standards, as well as most DSPs. This device allows writing of data via the serial interface to every register.

## INPUT SHIFT REGISTER

For the AD5293 the input shift register is 16 bits wide (see Figure 2). The 16 -bit word consists of two unused bits (should be set to zero), followed by four control bits, and ten RDAC data bits. Data is loaded MSB first (Bit 15). The four control bits determine the function of the software command (Table 7). Figure 3 shows a timing diagram of a typical AD5293 write sequence.

The write sequence begins by bringing the $\overline{\mathrm{SYNC}}$ line low. The $\overline{\text { SYNC }}$ pin must be held low until the complete data-word is loaded from the DIN pin. When $\overline{\text { SYNC }}$ returns high, the serial data-word is decoded according to the instructions in Table 7. The command bits ( Cx ) control the operation of the digital
potentiometer. The data bits $(\mathrm{Dx})$ are the values that are loaded into the decoded register. The AD5293 has an internal counter that counts a multiple of 16 bits (a frame) for proper operation. For example, the AD5293 works with a 32 -bit word, but it cannot work properly with a 31-bit or 33-bit word. The AD5293 does not require a continuous SCLK and dynamic power can be saved by only transmitting clock pulses during a serial write. All interface pins should be operated at close to the supply rails to minimize power consumption in the digital input buffers.

## DAISY-CHAIN OPERATION

The serial data output pin (SDO) serves two purposes. It can be used to read the contents of the wiper setting using Command 2 (Table 7) or it can be used for daisy chaining multiple devices. The remaining instructions are valid for daisy-chaining multiple devices in simultaneous operations. Daisy-chaining minimizes the number of port pins required from the controlling IC. The SDO pin contains an open-drain N-Ch FET that requires a pull-up resistor, if this function is used. As shown in Figure 6, users need to tie the SDO pin of one package
to the DIN pin of the next package. Users might need to increase the clock period, because the pull-up resistor and the capacitive loading at the SDO-DIN interface might require additional time delay between subsequent devices.

When two AD5293s are daisy-chained, 32 bits of data are required. The first 16 bits go to U 2 , and the second 16 bits go to U1. The $\overline{\text { SYNC }}$ pin should be kept low until all 32 bits are clocked into their respective serial registers. The $\overline{\text { SYNC }}$ pin is then pulled high to complete the operation.


Figure 6. Daisy-Chain Configuration Using SD

Table 7. Command Operation Truth Table

| Command Number | Command |  |  |  | Data |  |  |  |  |  |  |  |  |  | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | B13 |  |  |  | B9 |  |  | $\begin{aligned} & \hline \text { B8 } \\ & \hline \text { D6 } \end{aligned}$ | B7 |  | D3 | D2 | D1 | $\begin{aligned} & \hline \text { B0 } \\ & \hline \text { D0 } \end{aligned}$ |  |
|  | C3 | C2 | C1 | C0 | D9 | D8 | D7 |  | D5 | D4 |  |  |  |  |  |
| 0 | 0 | 0 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | NOP: Do nothing. |
| 1 | 0 | 0 | 0 | 1 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of Serial Register Data to RDAC. |
| 2 | 0 | 0 | 1 | 0 | X | X | X | X | X | X | X | X | X | X | Read RDAC wiper setting from SDO output in the next frame. |
| 3 | 0 | 1 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | Reset: Refresh RDAC with midscale code |
| 4 | 0 | 1 | 1 | 0 | X | X | X | X | X | X | X | D2 | D1 | D0 | Write Contents of Serial Register Data to Control Register |
| 5 | 0 | 1 | 1 | 1 | X | X | X | X | X | X | X | X | X | X | Read Control Register from SDO output in the next frame. |
| 6 | 1 | 0 | 0 | 0 | X | X | X | X | X | X | X | X | X | D0 | Software Powerdown <br> DO = 0; Normal Mode <br> D0 $=1$; Device placed in powerdown mode |

Table 8. Control Register and special function codes

| Register Name | Data Byte <br> D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 | Operation |
| :---: | :---: | :---: |
| Control | $\mathrm{X} \times \mathrm{X} \times \mathrm{X}$ X X X C2 C1 X | C1 = RDAC Register Write Protect. <br> $0=$ Wiper position frozen to Midscale(Default) <br> 1 = Allow update of wiper position through Digital Interface <br> C2 = Calibration Enable. <br> $0=$ RDAC Resistor Tolerance Calibration enabled(Default) <br> $1=$ RDAC Resistor Tolerance Calibration enabled |

## RDAC ARCHITECTURE

In order to achieve optimum cost performance, Analog Devices has patented the RDAC segmentation architecture for all the digital potentiometers. In particular, the AD5293 employs a 3-stage segmentation approach as shown in Figure 7. The AD5293 wiper switch is designed with the transmission gate CMOS topology and with the gate voltage derived from $V_{\text {DD }}$.


Figure 7. AD5293 Simplified RDAC Circuit.

## PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation-1\% Resistor Tolerance

The AD5293 operates in rheostat mode when only two terminals are used as a variable resistor. The unused terminal can be floating or tied to the W terminal as shown in Figure 8.


The nominal resistance between Terminal A and Terminal B, $\mathrm{R}_{A B}$, is available in $20 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ and has 1,024 tap points accessed by the wiper terminal. The 10 -bit data in the RDAC latch is decoded to select one of the 1,024 possible wiper settings. The AD5293 contains an internal $\pm 1 \%$ resistor tolerance calibration feature which can be disabled or enabled, enabled by default, by programming bit C2 of the control register (Table 8). The digitally programmed output resistance between the W terminal and the A terminal, $\mathrm{R}_{\mathrm{WA}}$ and the W terminal and $B$ terminal, $R_{W B}$, is calibrated to give a maximum
of $\pm 1 \%$ absolute resistance error over both the full supply and temperature ranges. As a result, the general equation for determining the digitally programmed output resistance between the W terminal and B terminal is

$$
\begin{equation*}
R_{W B}(D)=\frac{D}{1,024} \times R_{A B} \tag{1}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the binary code loaded in the 10-bit RDAC register.
$R_{A B}$ is the end-to-end resistance.
Similar to the mechanical potentiometer, the resistance of the RDAC between the W terminal and the A terminal also produces a digitally controlled complementary resistance, $\mathrm{R}_{\mathrm{WA}}$. $\mathrm{R}_{\mathrm{wa}}$ is also calibrated to give a maximum of $1 \%$ absolute resistance error. Rwa starts at the maximum resistance value and decreases as the data loaded into the latch increases. The general equation for this operation is

$$
\begin{equation*}
R_{W A}(D)=\frac{1,024-D}{1,024} \times R_{A B} \tag{2}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the binary code loaded in the 10 -bit RDAC register.
$R_{A B}$ is the end-to-end resistance.
In the zero-scale condition, a finite total wiper resistance of $\operatorname{TBD} \Omega$ is present. Regardless of which setting the part is operating in, care should be taken to limit the current between the A terminal to B terminal, W terminal to A terminal, and W terminal to B terminal, to the maximum continuous current of $\pm 3 \mathrm{~mA}(20 \mathrm{~K} \Omega)$ or $\pm 2 \mathrm{~mA}(50 \mathrm{~K} \Omega$ and $100 \mathrm{~K} \Omega)$ or pulse current of TBD mA. Otherwise, degradation, or possible destruction of the internal switch contact, can occur.

## PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation

The digital potentiometer easily generates a voltage divider at wiper to $B$ and wiper to $A$ proportional to the input voltage at $A$ to $B$ as shown in Figure 9. Unlike the polarity of $V_{D D}$ to GND, which must be positive, voltage across A to $B, W$ to $A$, and $W$ to $B$ can be at either polarity.


If ignoring the effect of the wiper resistance for simplicity, connecting the A terminal to 30 V and the B terminal to ground produces an output voltage at the Wiper W to Terminal B
ranging from 0 V to 1 LSB less than 30 V . Each LSB of voltage is equal to the voltage applied across Terminal A and Terminal B, divided by the 1,024 positions of the potentiometer divider. The general equation defining the output voltage at $\mathrm{V}_{\mathrm{w}}$ with respect to ground for any valid input voltage applied to Terminal A and Terminal B is

$$
\begin{equation*}
V_{W}(D)=\frac{D}{1,024} \times V_{A}+\frac{1,024-D}{1,024} \times V_{B} \tag{3}
\end{equation*}
$$

In voltage divider mode, to optimize wiper position update rate, it is recommended to disable the internal $\pm 1 \%$ resistor tolerance calibration feature by programming bit C 2 of the control register (able 9).

Operation of the digital potentiometer in the divider mode results in a more accurate operation over temperature. Unlike the rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors $\mathrm{R}_{\mathrm{WA}}$ and $\mathrm{R}_{\mathrm{WB}}$ and not the absolute values. Therefore, the temperature drift reduces to $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

## EXT_CAP CAPACITOR

A $1 \mu \mathrm{~F}$ capacitor to GND must be connected to the EXT_CAP pin (Figure 10) on power-up and throughout the operation of the AD5293.


Figure 10. Hardware setup for EXT_CAP pin

## TERMINAL VOLTAGE OPERATING RANGE

The AD5293's positive $V_{D D}$ and negative $V_{\text {Ss }}$ power supplies define the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on Terminals $\mathrm{A}, \mathrm{B}$, and W that exceed $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\text {SS }}$ are clamped by the internal forward-biased diodes (see Figure 11).


Figure 11. Maximum Terminal Voltages Set by $V_{D D}$ and $V_{S S}$
The ground pin of the AD5293 device is primarily used as a digital ground reference. To minimize the digital ground bounce, the AD5293 ground terminal should be joined remotely to the common ground. The digital input control signals to the AD5293 must be referenced to the device ground pin (GND), and satisfy the logic level defined in the Specifications section.

## Power-Up Sequence

Because there are diodes to limit the voltage compliance at Terminals A, B, and W (Figure 11), it is important to power $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ first before applying any voltage to Terminals $\mathrm{A}, \mathrm{B}$, and W. Otherwise, the diode is forward-biased such that $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ are powered unintentionally. The ideal power-up sequence is GND, $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\text {LOGIC }}$, digital inputs, and $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}$, and $V_{w}$. The order of powering $V_{A}, V_{B}, V_{w}$, and digital inputs is not important as long as they are powered after $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ and Vlogic.

Regardless of the power-up sequence and the ramp rates of the power supplies, once $V_{\text {Logic }}$ is powered, the power-on preset activates, which restores midscale to the RDAC register.

## OUTLINE DIMENSIONS



## COMPLIANT TO JEDEC STANDARDS MO-153AB-1

Figure 12. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | $\mathbf{R}_{\text {AB }}$ <br> $\mathbf{( k \boldsymbol { \Omega } )}$ | Resolution | Temperature <br> Range | Package <br> Description | Package <br> Option |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD5293ABRUZ20 | 20 | 1,024 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $14-$ Lead TSSOP | $\mathrm{RU}-14$ |
| AD5293ABRUZ50 | 50 | 1,024 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 14 -Lead TSSOP | $\mathrm{RU}-14$ |
| AD5293ABRUZ100 | 100 | 1,024 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $14-$ Lead TSSOP | $\mathrm{RU}-14$ |


[^0]:    ${ }^{1}$ All input signals are specified with $\mathrm{tr}=\mathrm{tf}=1 \mathrm{~ns} / \mathrm{V}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2$.
    ${ }^{2}$ Maximum SCLK frequency is 50 MHz
    ${ }^{3}$ ReULL_UP $=2.2 \mathrm{k} \Omega$ to $V_{\text {LOGIC }}$

